## **Execution/Privilege States**

- The 68000 always in one of three processing states:
  - Normal
  - Halt
  - Exception



## **Exceptions in General**

 Generated either in hardware or software, an exception causes the currently executing code to be effectively paused while the event is serviced by the operating system



## **Exceptions in General**

 Generated either in hardware or software, an exception causes the currently executing code to be effectively paused while the event is serviced by the operating system



## Hardware Exceptions

- Hardware generated exceptions are
  - called "interrupts"
  - asynchronous events
  - serviced only if external interrupt recognition is enabled (interrupt mask)



## **Software Exceptions**

- Software generated exceptions are
  - called "software interrupts" or just "exceptions"
  - synchronous events
    - e.g., TRAP #N
  - serviced regardless of the state of the interrupt mask
- Processor generated exceptions occur when the processor attempts to execute an instruction that requires additional attention
  - e.g., trying to divide by zero
  - e.g., trying to access memory that is "not present" in RAM
  - e.g., page fault (virtual memory)

#### **Vector Number**

- Each exception is represented (identified) by a Vector Number
  - A vector number is an 8-bit (unsigned) value that identifies the exception and is defined by the ISA
- The vector number is used to locate the service routine to handle the specific event
  - Interrupt Service Routine (ISR) in the case of a hardware exception
  - Exception Handler (EH) in case of a software exception



## **Exceptions Cont'd**

- Each exception is represented (identified) by a Vector Number
  - A vector number is an 8-bit (unsigned) value that identifies the exception and is defined by the ISA
- The vector number is used to locate the service routine to handle the specific event
  - Interrupt Service Routine (ISR) in the case of a hardware exception
  - Exception Handler (EH) in case of a software exception



## **Exceptions Cont'd**

- Each exception is represented (identified) by a Vector Number
  - A vector number is an 8-bit (unsigned) value that identifies the exception and is defined by the ISA
- The vector number is used to locate the service routine to handle the specific event
  - Interrupt Service Routine (ISR) in the case of a hardware exception
  - Exception Handler (EH) in case of a software exception



## Finding the Exception Handler or ISR to Run



## Finding the Exception Handler or ISR to Run



## Finding the Exception Handler or ISR to Run



### **Location of Vector Table**



#### **Context Switch**



#### **Processor State**



## **Saving Processor State**



## The Status Register and System Byte



Sets a post-instruction debug routine into action

- T=0 (Trace off)
- T=1 (Trace on)

```
SIM68000 2.3 > T

PC=00001006 SR=8000=T.0.... US=00007000 SS=00007E00
D0=00000012 D1=912AC38 D2=CABABC34 D3=212B3F97
D4=A1CC9EEE D5=D946AF5F D6=4C9A63AA D7=52205D24
A0=8FC0A05F A1=B688A0B3 A2=57BA89D0 A3=085A3A58
A4=C443A903 A5=372B65A7 A6=659D7A2B A7=00007000
-----00001006 4281 CLR.L D1
```

## The Status Register and System Byte



## The Status Register



Allows a privileged mode of execution which is essential for multi-user environments

- S=0 (User)
  - Application or user program
- S=1 (Supervisor)
  - Operating System or monitor

## Switching Between Supervisor and User States

Transitions may occur only through interrupt/exception processing



Transition may occur via three privileged instructions:

- ANDI #data,SR
- EORI #data,SR
- RTE

# Difference Between Supervisor and User States

| ISA Component          | User (S=0)                                                                                                                            | Supervisor (S=1)                    |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| Active Stack Pointer   | USP/A7                                                                                                                                | SSP/A7                              |
| Other Stacks           | A0-A6                                                                                                                                 | A0-A6, USP                          |
| Status Register Access | Read: Entire SR<br>Write: CCR bits only                                                                                               | Read: Entire SR<br>Write: Entire SR |
| Available Instructions | All Except: - ANDI #data, SR - EORI #data, SR - ORI #data, SR - MOVE <ea>, SR - MOVE USP, An - MOVE An, USP - RTE - RESET - STOP</ea> | All                                 |

### **Problem**

• Show how the EORI instruction can be used to change the state of the processor from supervisor to user, without affecting any other bits in the status register.

## 68000 Exception Taxonomy



## 68000 Vector Table, Vector Numbers and Addresses

| vector number (Decimal) |           | assignment                                      |
|-------------------------|-----------|-------------------------------------------------|
| 0                       | 0000      | RESET: initial supervisor stack                 |
|                         |           | pointer (SSP)<br>RESET: initial program counter |
| 1                       | 0004      | RESET: initial program counter                  |
|                         |           | (PC)                                            |
| 2<br>3                  | 0008      | bus error                                       |
| 3                       | 000C      | address error                                   |
| 4                       | 0010      | illegal instruction                             |
| 5                       | 0014      | zero divide                                     |
| 6                       | 0018      | CHK instruction                                 |
| 7                       | 001C      | TRAPY instruction                               |
| 8                       | 0020      | priviledge violation                            |
| 9                       | 0024      | trace                                           |
| 10                      | 0028      | 1010 instruction trap                           |
| 11                      | 002C      | 1111 instruction trap                           |
| 12*                     | 0030      | not assigned, reserved by                       |
|                         |           | Motorolă                                        |
| 13*                     | 0034      | not assigned, reserved by                       |
|                         |           | Motorola                                        |
| 14*                     | 0038      | not assigned, reserved by                       |
|                         |           | Motorola                                        |
| 15                      | 003C      | uninitialized interrupt vector                  |
| 16-23*                  | 0040-005F | not assigned, reserved by                       |
|                         |           | Motorola                                        |
| 24                      | 0060      | spurious interrupt                              |
| 25                      | 0064      | Level 1 interrupt autovector                    |
| 26                      | 0068      | Level 2 interrupt autovector                    |
| 27                      | 006C      | Level 3 interrupt autovector                    |
| 28                      | 0070      | Level 4 interrupt autovector                    |
| 29                      | 0074      | Level 5 interrupt autovector                    |
| 30                      | 0078      | Level 6 interrupt autovector                    |
| 31                      | 007C      | Level 7 interrupt autovector                    |
| 32-47                   | 0080-00BF | TRAP instruction vectors**                      |
| 48-63                   | 00C0-00FF | not assigned, reserved by                       |
|                         |           | Motorolă                                        |
| 64-255                  | 0100-03FF | user interrupt vectors                          |

#### **Vector Number**

 Unique number associated with each exception

#### **Vector address**

Address of the EH/ISR



#### NOTES:

₩ TRAP #N uses vector number 32+N

<sup>\*</sup> No peripheral devices should be assigned these numbers

## **Problem**

 What is the vector address of the exception assigned vector number 24? What is the exception?

## 68000 Vector Table, Vector Numbers and Addresses

| vector number (Decimal) | address (Hex) | assignment                                      |
|-------------------------|---------------|-------------------------------------------------|
| 0                       | 0000          | RESET: initial supervisor stack                 |
|                         |               | pointer (SSP)<br>RESET: initial program counter |
| 1                       | 0004          | RESET: initial program counter                  |
|                         |               | (PC)                                            |
| 3                       | 0008          | buserror                                        |
| 3                       | 000C          | address error                                   |
| 4<br>5<br>6             | 0010          | illegal instruction                             |
| 5                       | 0014          | zero divide                                     |
| 6                       | 0018          | CHK instruction                                 |
| 7                       | 001C          | TRAPY instruction                               |
| 8                       | 0020          | priviledge violation                            |
| 9                       | 0024          | trace                                           |
| 10                      | 0028          | 1010 instruction trap                           |
| 11                      | 002C          | 1111 instruction trap                           |
| 12*                     | 0030          | not assigned, reserved by                       |
|                         |               | Motorola                                        |
| 13*                     | 0034          | not assigned, reserved by                       |
|                         |               | Motorola                                        |
| 14*                     | 0038          | not assigned, reserved by                       |
|                         |               | Motorola                                        |
| 15                      | 003C          | uninitialized interrupt vector                  |
| 16-23*                  | 0040-005F     | not assigned, reserved by                       |
| $\frown$                |               | Motorola                                        |
| 24<br>25<br>26<br>27    | 0060          | spurious interrupt                              |
| 25                      | 0064          | Level 1 interrupt autovector                    |
| 26                      | 0068          | Level 2 interrupt autovector                    |
| 27                      | 006C          | Level 3 interrupt autovector                    |
| 28                      | 0070          | Level 4 interrupt autovector                    |
| 29                      | 0074          | Level 5 interrupt autovector                    |
| 30                      | 0078          | Level 6 interrupt autovector                    |
| 31                      | 007C          | Level 7 interrupt autovector                    |
| 32-47                   | 0080-00BF     | TRAP instruction vectors★                       |
| 48-63                   | 00C0-00FF     | not assigned, reserved by                       |
|                         |               | Motorola                                        |
| 64-255                  | 0100-03FF     | user interrupt vectors                          |

#### **Vector Number**

 Unique number associated with each exception

#### **Vector address**

Address of the EH/ISR



#### NOTES:

₩ TRAP #N uses vector number 32+N

<sup>\*</sup> No peripheral devices should be assigned these numbers

#### **Problem**

 A systems' programmer writes code for a divide-by-zero exception handler and places the routine at memory address \$FFA238. Write an instruction to update the vector table accordingly.

## When are exceptions Processed?



## How are Exceptions Processed?



## How to Return to Pending Program?

#### RTE Return from Exception

Syntax: RTE

Operation: SR = Memory[SSP]

SSP = SSP + 2

PC = Memory[SSP]

SSP = SSP + 4



Save
Registers

Exception
Handler
Code

Restore
Registers

RTE

## Case Study: TRAP Instruction

#### TRAP - used to perform operating system calls

Syntax: TRAP #N (0-15)

Operation: SSP = SSP - 4

Memory[SSP] = PC

SSP = SSP - 2

Memory[ssp] = SR

PC = Vector Table [N + 32]



#### Note:

- possible to pass a integer to the trap handler in a data register
- Within the trap handler, the integer is used as an index into a jump table that points to the desired routine

## Case Study: TRAP #15

 Illustrate the steps performed by both the normal and exceptionprocessing states when TRAP #15 (task number 6) is used to display the ASCII character 'X' on the terminal.

## **Reset Exception**

The reset exception occurs with the 68000 is first powered up



## **Reset Exception**

The reset exception occurs with the 68000 is first powered up



# **Exception Grouping and Priority**

| Highest  | Group | Exception                                               | Processing                                            |
|----------|-------|---------------------------------------------------------|-------------------------------------------------------|
| Priority | 0     | Reset<br>Address Error<br>Bus Error                     | Processing begins within 2 clock cycles               |
|          | 1     | Trace Interrupt Illegal Instruction Privilege Violation | Processing begins before the next instruction         |
|          | 2     | TRAP, TRAPV, CHK<br>Zero Divide                         | Processing is started by normal instruction execution |
| Lowest   |       |                                                         |                                                       |

### **Problem**

 What happens if the processor receives an interrupt request during the execution of a (user) instruction when tracing is on (i.e., T=1)?



## Writing Your Own TRAP Handler



### **Problem**

 Write a TRAP #5 exception handler to clear the bytes in memory between address 1 and address 2 inclusive. Assume address 1 and 2 are passed to the handler in address registers A1 and A2, respectively, and address 1 is lower than address 2.

## Summary

- An exception is an abrupt change in control flow in response to some change in processor state
  - Internal, Synchronous
    - Called "exceptions"
      - Requests for I/O
      - Integer division by 0
      - Attempts to access protected memory
  - External, Asynchronous
    - Called "interrupts"
      - User presses a key on keyboard
      - Disk controller finishes reading data
- Each exception has a unique vector number and vector address
- Exceptions are similar to function calls
  - Control transfers from original code to other code
  - Other code executes
  - Control returns to original code

## Summary

- Exceptions are different from function calls
  - Processor pushes additional state onto the stack
    - Status register and Program Counter
  - Processor pushes state onto the Operation Systems' stack, not user's stack
  - Handler (or service routine) runs in privileged state, not user state
    - Handler can execute all instructions and access all ISA resources including memory
  - Control usually returns to next instruction in suspended code
  - Control sometimes does not return at all!
- Multiple exceptions are processed according to priority
- Reset exception is unique and is used to powerup a system